## EE671: VLSI Design Assignment No. 2

Dikshit Singla, 23B3974 August 27, 2024

# Q1) Minimum Size CMOS Inverter Design Layout



Figure 1: Layout of Strength 1 Inverter

The layout has a total width of  $2.72\mu\mathrm{m}$ , as shown in the figure. Please not that in the top left corner DRC check is 0.

#### Layout Versus Schematic

```
Class: sgl3_lv_pmos instances: 1
Class: sgl3_lv_nmos instances: 1
Circuit contains 4 nets.
Contents of circuit 2: Circuit: 'not1'
Circuit not1 contains 2 device instances.
Class: skyl30_fd_pr__nfet_0lv8 instances: 1
Class: skyl30_fd_pr__pfet_0lv8 instances: 1
Circuit contains 4 nets.

Circuit 1 contains 2 devices, Circuit 2 contains 2 devices.
Circuit 1 contains 4 nets, Circuit 2 contains 4 nets.

Final result:
Netlists do not match.
Port matching may fail to disambiguate symmetries.
Logging to file "comp.out" disabled
LVS Done.
/foss/designs >
```

Figure 2: LVS Check of Strength 1 Inverter

The LVS check confirmed that the circuits arent match uniquely due to the difference in area and perimeter otherwise rest of the things were fine.

#### Simulation Results

I got the pex file which contain the subckt but it is not giving result in spice

## Q2) Strength-2 Inverter Design (INVX2)

### Layout



Figure 3: Layout of Strength 2 Inverter

The layout has a total width of  $2.72\mu m$ , as shown in the figure. Please not that in the top left corner DRC check is 0.

The DRC check was performed, and no errors were found.

## Layout Versus Schematic

Figure 4: LVS Check of Strength 2 Inverter

The LVS check confirmed that input port is not matching.

## **Simulation Results**

I got the pex file which contain the subckt but it is not giving result in spice I have attached pex files and layout.spice files